

A Peer Revieved Open Access International Journal

www.ijiemr.org

# COPY RIGHT

**2017 IJIEMR**. Personal use of this material is permitted. Permission from IJIEMR must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works. No Reprint should be done to this paper, all copy right is authenticated to Paper Authors

IJIEMR Transactions, online available on  $16^{th}$  June 2017. Link :

http://www.ijiemr.org/downloads.php?vol=Volume-6&issue=ISSUE-4

Title: A Novel Architecture For High Performance

Multiplier

Volume 06, Issue 04, Page No:981 - 984.

Paper Authors

### \*G VANAJA, \*\*P VENKATESWARA RAO

\*Dept Of ECE, Guntur Engineering College, Guntur.





USE THIS BARCODE TO ACCESS YOUR ONLINE PAPER

To Secure Your Paper As Per UGC Guidelines We Are Providing A Electronic Bar Code



A Peer Revieved Open Access International Journal

www.ijiemr.org

## A NOVEL ARCHITECTURE FOR HIGH PERFORMANCE

## **MULTIPLIER**

### \*G VANAJA, \*\*P VENKATESWARA RAO

\*PG Scholar, Dept of ECE, Guntur Engineering College, Guntur

\*\*Associate Professor, Department of ECE, Guntur Engineering College, Guntur

### **ABSTRACT:**

This paper presents the design an trible logic [T.L] multiplier for 32\*32 bit number multiplication. Modern system of computer is a unique multiplier which is a very high speed and dedicated. Therefore, this paper presents the design an tragic logic multiplier. The proposed system generates M,N and interconnected blocks. By extending bit of the operands and generating an additional product the trible logic multiplier is obtained. Multiplication operation is performed by the trible logic is efficient with the less area and it reduces delay i.e., speed is increased.

**Keywords:** T.L, partial products, trible logic unit.

### **I.INTRODUCTION**

Multiplication is a fundamental operation in most signal processing algorithms. Multipliers have long latency, consume considerable power and large area. Therefore low-power multiplier design has been an important part in the system of VLSI of low-power. There has been extensive work on low-power multipliers at technology, physical, circuit and levels of logic. The performance of a system is determined in general by the performance of the multiplier because the multiplier is generally the slowest element in the system. Furthermore, it is generally the most area consuming. Hence, optimizing the multiplier's area and speed is a major issue in design. However, area and speed are usually conflicting constraints to improve the results of the speed typically in larger areas. As a result, a whole spectrum of multipliers with different speed-area constraints designed with entirely parallel.

### **II.LITERATURE SURVEY**

The high speed multipliers and pipelined multipliers are used for the applications of digital signal processing (DSP) such as for multimedia and communication systems. The applications of high speed DSP computation such as Fast Fourier transform (FFT) require additions and multiplications. The conservative Modified Booth Encoding (MBE) generates the partial product which is irregular array because of the extra partial product bit at the smallest amount of significance at each of the row product bit position. Therefore papers [4]



A Peer Revieved Open Access International Journal

www.ijiemr.org

presents a simple approach to be generated fewer partial product rows as a regular partial product array with and negligible overhead, thereby lowering the complexity of the product of partial reduction and reducing the area, delay, and power of MBE multipliers. But the drawback of this particular multiplier is that it will be functioned only for number of signed operands. A column-bypassing multiplier is an improvement of the normal of multiplier of array (AM). The array multiplier consists of (n-1) rows of carry save adder (CSA), in which each of row will contain (n - 1) full adder (FA) cells. Each of the FA in the CSA array has two outputs: 1) the sum bit goes down and 2) the carry bit which goes to the FA's lower left. The very last row is a ripple adder for carry propagation.



Fig 1 column-bypassing multiplier.

### **III.PROPOSED SYSTEM:**

The gates in the trible logic [T.L] multiplier are always active regard of input logics. In, trible logic [T.L] multiplier design is proposed in which the operations are disabled if the corresponding bit in the multiplicand is 0. Fig. 2 shows a N×N trible logic [T.L] multiplier, it can be seen that the M0,M1,...Mn done their outputs and the operations have been passed to interconnected. Block and N-Block simultaneously. Depends on the preference of operation the trible logic gives the N-block output to interconnected block and vice versa. Therefore, adders output is in both diagonals is 0, and the output sum bit is simply equal to the third bit. The above fig. 2 shows the 4\*4 high performance trible logic multiplier reduced the timing waste occurring in traditional circuits that usage of the critical path of the cycle as an cycle period of execution. The basic concept is to execute a shorter path using trible logic. Since most of the paths execute in a period of cycle that is much smaller than the critical path delay. The same architecture is extended up to 32\*32 bits.



## Fig. 2 4 X 4 High Performance Trible Logic

Trible logic widely been adopted in multipliers since it can be reduced to the number of rows of partial product to be added, thus reducing the size and enhancing the speed of the tree which is in reduction. The slightest major position of bit of each partial product row encoding, leading to an irregular array of partial product and reduction tree which is complex. Therefore, the trible logic multipliers with partial product array produce a very high speed.



A Peer Revieved Open Access International Journal



Fig. 3 R.T.L Schematic

The above fig. 3 shows the R.T.L schematic of high performance trible logic multiplier and fig. 4 shows the technical schematic one of the LUT block of high performance trible logic multiplier.



Fig. 4 LUT in technical Schematic

The below figure 5 shows the output waveform of 32\*32 bit trible logic multiplier.

| Name         | Value       | 2,999,995 ps | 2,999,996 ps                            | 2,999,997 ps                            | 2,999,998 ps                            | 2,999,999 ps |
|--------------|-------------|--------------|-----------------------------------------|-----------------------------------------|-----------------------------------------|--------------|
| cik          | 0           |              |                                         |                                         |                                         |              |
| ▶ 🆬 a[31:0]  | 0000000000  |              | 000000000                               | 000000000000000000000000000000000000000 | 00010                                   |              |
| ▶ 🎽 b[31:0]  | 00000000000 |              | 000000000                               | 000000000000000000000000000000000000000 | 00011                                   |              |
| c[63:0]      | 0000000000  | 000000000    | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 00110        |
| Le cout      | 0           |              |                                         |                                         |                                         |              |
| ▶ 幡 s1[63:0] | 00000000000 | 000000000    | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 00110        |
| ▶ 🏹 s2[63:0] | 00000000000 | 00000000     | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 00110        |
| ▶ 🏹 s3[63:0] | 0000000000  | 00000000     | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 00110        |
| ▶ 🏹 s4[63:0] | 00000000000 | 00000000     | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 00110        |
| ▶ 🏹 s5[63:0] | 00000000000 | 00000000     | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 00110        |
| ▶ 🏹 s6[63:0] | 00000000000 | 000000000    | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 00110        |
| ▶ 🏹 s7[63:0] | 00000000000 | 000000000    | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 00110        |
| ▶ 🏹 s8[63:0] | 00000000000 | 000000000    | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 00110        |
| s9[63:0]     | 00000000000 | 000000000    | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 00110        |
| s10[63:0]    | 00000000000 | 000000000    | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 00110        |
| s11[63:0]    | 00000000000 | 000000000    | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 000000000000000000000000000000000000000 | 00110        |

Fig. 5 OUTPUT Waveforms

The below table 1 shows the comparison of existed system and proposed system with area and delay

| System/parameter | Area[kb] | Delay[ns] |
|------------------|----------|-----------|
| Existed System   | 382256   | 110       |
| Proposed system  | 243824   | 42        |

#### Table.1 comparison table

The above table of comparison shows the proposed system of the area is less than existed system and delay is also efficient. The representation of graphical of the parameters are shown below



### Fig. 6 graphical representation

The blue line shows the area and the additional shows the delay.

#### **IV.CONCLUSION**

The system which was proposed generates M, N and interconnected block. The each and every block consists the gates and the architecture of the row is lesser than existed multiplier. By generating an product with trible logic multiplier is obtained. Multiplication operation is performed by the trible logic unit is better presentation than that of multiplier which is already existed. The required hardware and the chip memory reduces and it reduces delay i.e., speed is increased.

www.ijiemr.org



A Peer Revieved Open Access International Journal

www.ijiemr.org

### **V.REFERENCES**

[1] R. Vattikonda, W. Wang, and Y. Cao, "Modeling and miimization of pMOS NBTI effect for robust naometer design," in *Proc. ACM/IEEE DAC*, Jun. 2004, pp. 1047–1052.

[2] H. Abrishami, S. Hatami, B. Amelifard, and M. Pedram, "NBTI-aware flip-flop characterization and design," in *Proc. 44th ACM GLSVLSI*, 2008, pp. 29–34

[3] S. V. Kumar, C. H. Kim, and S. S. Sapatnekar, "NBTI-aware synthesis of digital circuits," in *Proc. ACM/IEEE DAC*, Jun. 2007, pp. 370–375.

[4] A. Calimera, E. Macii, and M. Poncino,

"Design techniqures for NBTItolerant powergating architecture," *IEEE Trans. Circuits Syst., Exp. Briefs*, vol. 59, no. 4, pp. 249–253, Apr. 2012.

[5] K.-C. Wu and D. Marculescu, "Joint logic restructuring and pin reordering against NBTI-induced performance degradation," in *Proc. DATE*, 2009, pp. 75–80.

[6] Y. Lee and T. Kim, "A fine-grained technique of NBTI-aware voltage scaling and body biasing for standard cell based designs," in *Proc. ASPDAC*, 2011, pp. 603–608.

[7] M. Basoglu, M. Orshansky, and M. Erez, "NBTI-aware DVFS: A new approach to saving energy and increasing processor lifetime," in *Proc. ACM/IEEE ISLPED*, Aug. 2010, pp. 253–258.

[8] K.-C. Wu and D. Marculescu, "Aging-

aware timing analysis and optimization considering path sensitization," in *Proc. DATE*, 2011, pp. 1–6.

[9] K. Du, P. Varman, and K. Mohanram,

"High performance reliable variable latency carry select addition," in *Proc. DATE*, 2012, pp. 1257–1262.

[10] A. K. Verma, P. Brisk, and P. Ienne,

"Variable latency speculative addition: A new paradigm for arithmetic circuit design," in *Proc. DATE*, 2008, pp. 1250–1255.