DESIGN AND VLSI IMPLEMENTATION OF DDRSDRAM CONTROLLER FOR HIGH SPEED APPLICATIONS
Authors:
Gandham Bhuvana Raju1, Chirra Sai Vardhan2,Pogula Sathwik3,Dr.A.Pradeep Kumar4
Page No: 833-839
Abstract:
Synchronous DRAM (SDRAM) has become a mainstream memory of choice in design due to its speed, burst access and pipeline features. For high-end applications using processors, the interface to the SDRAM is supported by the processor’s built-in peripheral module. However, for other applications, the system designer must design a controller to provide proper commands for SDRAM initialization, read/write accesses and memory refresh. DDR SDRAM uses double data rate architecture to achieve high-speed data transfers. DDR SDRAM (referred to as DDR) transfers data on both the rising and falling edge of the clock. This DDR controller is typically implemented in a system between the DDR and the Processor. In this paper, the implementation has been done in Verilog by using Xilinx ISE 14.5.
Description:
.
Volume & Issue
Volume-14,Issue-4
Keywords
Keywords: DDR, SDRAM, CK, SRAM, RAS, CAS, SIMD, FPGA.